#### Lecture 4

# Computer Architecture (Spring 2020)

**Quantitative Approach** 

Dr. Duo Liu (刘铎)

Office: Main Building 0626

Email: liuduo@cqu.edu.cn



# Computer Architects and Quantitative Approach

- Design ideas and trade-offs are tested by using tools in order to estimate the impact on performance, power and cost (an iterative process)
- analytical reasoning and fundamental design principles
  - equations for basic metrics
    - cost, performance, power...
  - simulations at various levels
    - system level, ISA, micro-architecture, memory, RTL, gate, circuit level
- benchmark programs representing typical workloads



## **Power and Energy**

- Problem: Get power in, get power out
- Thermal Design Power (TDP)
  - Characterizes sustained power consumption
  - Used as target for power supply and cooling system
  - Lower than peak power, higher than average power consumption
- Clock rate can be reduced dynamically to limit power consumption
- Energy per task is often a better measurement



## Power and Energy

- Energy
  - measured in Joules
- Power
  - rate of energy consumption
    - [Watts = Joules/sec]
  - instantaneous power P = V \* I
    - voltage drop across a component times the current flowing through it
- Example
  - system A
    - higher peak power
    - lower total energy
  - system B
    - lower peak power
  - higher total energy







# **Power Consumption of CMOS Transistors**

#### Dynamic Power

- traditionally dominant component
- dissipated when transistor switches (i.e. <u>data dependent</u>)

#### Static Power

- becoming more important with transistors scaling
- due to "leakage current" that flows even if there is no switching activity
- proportional to the number of transistors on the chip

#### Challenges

- power is the key limitation to chip design
  - distribute power on-chip
  - · remove heat
  - prevent hot spots
  - low power design (clock gating, DVFS)



 $\square$  Energy consumed in N cycles,  $E_N$ :

$$E_N = C_L \cdot V_{DD}^2 \cdot n_{0 \to 1}$$

 $n_{0\to 1}$  – number of 0 $\to$ 1 transitions in N cycles

$$P_{avg} = \lim_{N \to \infty} \frac{E_N}{N} \cdot f = \left( \lim_{N \to \infty} \frac{n_{0 \to 1}}{N} \right) \cdot C_L \cdot V_{DD}^2 \cdot f$$

$$\alpha_{0\to 1} = \lim_{N\to\infty} \frac{n_{0\to 1}}{N} \cdot f$$

$$P_{avg} = \alpha_{0 \to 1} \cdot C_L \cdot V_{DD}^2 \cdot f$$

#### **Power**

- Intel 80386 consumed~ 2 W
- 3.3 GHz Intel Core i7 consumes 130 W
- Heat must be dissipated from 1.5 x1.5 cm chip
- This is the limit of what can be cooled by air





# **Dynamic Energy and Power**

#### Dynamic energy

• Transistor switch from  $0 \rightarrow 1$  or  $1 \rightarrow 0$ 

$$Energy_{dynamic} \propto 1/2 \times Capacitive load \times Voltage^2$$

Dynamic power

$$Power_{dynamic} \propto 1/2 \times Capacitive load \times Voltage^2 \times Frequency switched$$

Reducing clock rate reduces power, not energy



## **Reducing Dynamic Power**

#### Techniques for reducing power:

- Do nothing well
- Dynamic Voltage-Frequency Scaling (DVFS)
- Low power state for DRAM, disks
- Overclocking, turning off cores



# **Dynamic Voltage Frequency Scaling**

- Example: H&P5th P23
  - DVFS is a low-power design technique that is becoming pervasive in modern processors
  - Example:
    - If the voltage and frequency of a processing core are both reduced by 15% what would be the impact on dynamic power?

Power Save = 
$$\frac{P_{\text{new}}}{P_{\text{old}}} = \frac{C \times (V \times 0.85)^2 \times (F \times 0.85)}{C \times V^2 \times F} = 0.85^3 = 0.61$$

Pnew is 61% more power efficient than Pold



#### **Static Power**

#### Static power consumption

 $Power_{static} \propto Current_{static} \times Voltage$ 

- Scales with number of transistors
- To reduce: power gating



#### **Trends in Cost**

- Cost driven down by learning curve
  - Yield
- DRAM: price closely tracks cost
- Microprocessors: price depends on volume
  - 10% less for each doubling of volume





## **Integrated Circuit Cost**



This 300 mm wafer contains 280 full Sandy Bridge dies, each 20.7 by 10.5 mm in a 32 nm process. (Sandy Bridge is Intel's successor to Nehalem used in the Core i7.) At 216 mm2, the formula for dies per wafer estimates 282. (Courtesy Intel.)

## **Integrated Circuit Cost**

## Integrated circuit

Cost of integrated circuit = 
$$\frac{\text{Cost of die} + \text{Cost of testing die} + \text{Cost of packaging and final test}}{\text{Final test yield}}$$
Cost of die = 
$$\frac{\text{Cost of wafer}}{\text{Dies per wafer} \times \text{Die yield}}$$
Dies per wafer = 
$$\frac{\pi \times (\text{Wafer diameter/2})^2}{\text{Die area}} - \frac{\pi \times \text{Wafer diameter}}{\sqrt{2 \times \text{Die area}}}$$

Bose-Einstein formula:

Die yield = Wafer yield  $\times 1/(1 + Defects per unit area \times Die area)^N$ 

- Defects per unit area = 0.016-0.057 defects per square cm (2010)
- N = process-complexity factor = 11.5-15.5 (40 nm, 2010)
- Example: H&P 5th P31



## **Integrated Circuit Cost: Example**

#### Example: H&P 5th P31

Find the number of dies per 300 mm (30 cm) wafer for a die that is 1.5 cm on a side and for a die that is 1.0 cm on a side.

#### Answer

When die area is  $2.25 \text{ cm}^2$ :

Dies per wafer = 
$$\frac{\pi \times (30/2)^2}{2.25} - \frac{\pi \times 30}{\sqrt{2 \times 2.25}} = \frac{706.9}{2.25} - \frac{94.2}{2.12} = 270$$

Since the area of the larger die is 2.25 times bigger, there are roughly 2.25 as many smaller dies per wafer:

Dies per wafer = 
$$\frac{\pi \times (30/2)^2}{1.00} - \frac{\pi \times 30}{\sqrt{2 \times 1.00}} = \frac{706.9}{1.00} - \frac{94.2}{1.41} = 640$$



## **Integrated Circuit Cost: Example**

#### Example: H&P 5th P31

Find the die yield for dies that are 1.5 cm on a side and 1.0 cm on a side, assuming a defect density of 0.031 per cm<sup>2</sup> and N is 13.5.

#### Answer

The total die areas are 2.25 cm<sup>2</sup> and 1.00 cm<sup>2</sup>. For the larger die, the yield is

Die yield = 
$$1/(1 + 0.031 \times 2.25)^{13.5} = 0.40$$

For the smaller die, the yield is

Die yield = 
$$1/(1 + 0.031 \times 1.00)^{13.5} = 0.66$$

That is, less than half of all the large dies are good but two-thirds of the small dies are good.

## How to Define Performance?

| Airplane           | Passenger<br>Capacity | Cruising Range (miles) | Cruising Speed (m.p.h.) | Passenger<br>Throughput<br>(passenger x<br>m.p.h) |
|--------------------|-----------------------|------------------------|-------------------------|---------------------------------------------------|
| Boeing 777         | 370                   | 4630                   | 610                     | 225,700                                           |
| Boeing 747         | 470                   | 4150                   | 610                     | 286,700                                           |
| Concorde           | 132                   | 4000                   | 1350                    | 178,200                                           |
| Douglas<br>DC-8-50 | 146                   | 8720                   | 544                     | 79,424                                            |



# Two Key Performance Metrics

- Time to run the task
  - execution time, response time, elapsed time, latency
- Tasks per time unit
  - execution rate, bandwidth, throughput

| Airplane   | DC to paris | Speed    | Passengers | Throughput (passengers x mph) |
|------------|-------------|----------|------------|-------------------------------|
| Boeing 747 | 6.5 hours   | 610 mph  | 470        | 286,700                       |
| Concorde   | 3 hours     | 1350 mph | 132        | 178,200                       |



# Latency vs. Throughput

- Latency
  - "real" time necessary to complete a task
  - important when the focus is on a single task
    - a computer user who is working with a single application
    - a critical task of a real-time embedded system
  - Throughput (aka Bandwidth)
    - number of tasks completed per unit of time
    - a metric independent from the exact number of executed tasks
    - important when the focus is on running many tasks
      - a manager of a large data-processing center is interested in the total amount of work done in a given time



## Latency and Throughput-The Classic 5-Stage Pipeline

| Instr. No.     | Pipeline Stage |    |    |     |     |     |     |  |  |
|----------------|----------------|----|----|-----|-----|-----|-----|--|--|
| 1              | IF             | ID | EX | МЕМ | WB  |     |     |  |  |
| 2              |                | IF | ID | EX  | МЕМ | WB  |     |  |  |
| 3              |                |    | IF | ID  | EX  | МЕМ | WB  |  |  |
| 4              |                |    |    | IF  | D   | EX  | МЕМ |  |  |
| 5              |                |    |    |     | IF  | D   | EX  |  |  |
| Clock<br>Cycle | 1              | 2  | 3  | 4   | 5   | 6   | 7   |  |  |

- Pipelining
  - increases the instruction throughput
    - number of instructions completed per unit of time
- but does not reduce (in fact, it usually slightly increases) the execution time of an individual instruction



#### Performance Metrics

Machine X is n times faster than machine Y

$$n = \frac{executionTime(Y)}{executionTime(X)} = \frac{performance(X)}{performance(Y)}$$

- Performance and execution time are reciprocal
  - improve performance → increase performance
  - improve execution time → decrease execution time
- Example
  - executionTime(Y) = 4.8, executionTime(X) = 3.6
    - n = 1.33, i.e. X is 33% faster than Y



#### **Benchmark Suites**

- Sets of programs to simulate typical workloads
- Several types
  - real software applications (GCC, Word,...)
    - most accurate but typically longer to process
    - portability problems (OS/compiler dependencies), GUI
  - kernels (Livermore Loops, Linpack,...)
    - small, key pieces taken from real programs
    - limited picture, but good to isolate the performance of individual features of a machine
  - synthetic benchmarks (Whetstone, Dhrystone,...)
    - try to match the average frequency of operations on operands of a real program



# Principle of Locality

- Temporal Locality
  - a resource that is referenced at one point in time will be referenced again sometime in the near future
- Spatial Locality
  - the likelihood of referencing a resource is higher if a resource near it was just referenced
- 90/10 Locality Rule of Thumb
  - a program spends 90% of its execution time in only 10% of its code
    - hence, it is possible to predict with reasonable accuracy what instructions and data a program will use in the near future based on its accesses in the recent past
    - this is a consequence of how we program and we store the data in the memory

# Principle of Locality - Example

#### Cache

- directly exploits temporal locality providing faster access to a smaller subset of the main memory which contains copy of data recently used
- but, all data in the cache are not necessarily data that are spatially close in the main memory...
- ...still, when a cache miss occurs a fixed-size block of contiguous memory cells is retrieved from the main memory based on the principle of spatial locality

